

# Unified Mechanism for Positive- and Negative-Bias Temperature Instability in GaN MOSFETs

Alex Guo and Jesús A. del Alamo, Fellow, IEEE

Abstract—We present a comprehensive study of bias temperature instability (BTI) in GaN MOSFETs under moderate positive and negative gate bias stress. We investigate the evolution of threshold voltage (V<sub>T</sub>), maximum transconductance (gm,max), and subthreshold swing (S). Our results show a universal continuous, symmetrical, and reversible  $V_{T}$  shift and  $g_{m,max}$  change as gate stress voltage (V<sub>GS, stress</sub>) increases from -5 to 5 V at room temperature. The time evolution of V<sub>T</sub> is well described by a power law model. The voltage dependence, time dependence, and temperature dependence of our results suggest that for moderate gate bias stress, positive BTI and negative BTI are due to a single reversible mechanism. This is electron trapping/detrapping in preexisting oxide traps that form a defect band very close to the GaN/oxide interface and extend in energy beyond the conduction band edge of GaN and below the Fermi level at the channel surface at 0 V.

*Index Terms*—Bias temperature instability (BTI), gallium nitride MOSFETs, oxide trapping, semiconductor device reliability.

#### I. INTRODUCTION

G aN high electron mobility transistors (HEMTs) are promising for future power electronic systems [1]. For high voltage applications, the GaN MIS-HEMT is the most attractive device structure. Thanks to the insulated gate, the MIS-HEMT offers lower gate leakage and a larger gate swing as compared with the more traditional HEMT structure [2], [3]. On the other hand, gate dielectrics also introduce additional reliability and instability challenges that hamper technology commercialization [4].

One of the critical instabilities in GaN MIS-HEMTs is bias temperature instability (BTI), in which electrical parameters, in particular, the device threshold voltage,  $V_T$ , shift around under prolonged gate bias stress at high temperature [5]. It has been reported that  $V_T$  shift due to BTI in GaN MIS-HEMTs is much larger than in GaN HEMTs, even at low

Manuscript received December 22, 2016; revised February 20, 2017 and March 9, 2017; accepted March 11, 2017. Date of publication April 4, 2017; date of current version April 19, 2017. This work was supported in part by the National Defense Science and Engineering Graduate Fellowship and in part by the MIT-MTL GaN Energy Initiative. The review of this paper was arranged by Editor P. J. Fay.

The authors are with Microsystems Technology Laboratories, Massachusetts Institute of Technology, Cambridge, MA 02139 USA (e-mail: alexguo@mit.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TED.2017.2686840

gate stress, which is detrimental to circuit performance [6]. It is challenging to understand the mechanisms behind BTI in MIS-HEMTs, because the gate-stack has multiple layers and interfaces with many possible trapping sites [7].

To contribute fundamental understanding relevant to this problem, we study a simpler GaN MOSFET structure. This allows us to investigate the role of the oxide and the oxide/GaN interface in BTI [8], [9]. In earlier studies, we found that under moderate gate stress, positive BTI (PBTI) causes a reversible positive  $V_T$  shift attributed to electron trapping in preexisting oxide traps [8]. Similarly, negative BTI (NBTI) under moderate conditions causes a reversible negative  $V_T$  shift that is hypothesized to arise from electron detrapping from preexisting oxide traps, and trapping in the GaN channel has also been observed under harsher NBTI conditions [9]. Other authors have drawn similar conclusions for PBTI [10], [11], but there are different views for the mechanisms behind NBTI [12]. Also, harsher stress, positive or negative, leads to irreparable damage presumably caused by other mechanisms, which is a serious reliability concern [8], [9], [13].

Nevertheless, in this paper, we focus on device instabilities under moderate stress. With our findings so far, it is reasonable to postulate that PBTI and NBTI in GaN MOSFETs under moderate stress arise from a single physical origin. Such is the case of irradiated Si MOSFETs under alternating positive and negative gate stress that causes electrons to tunnel back and forth from/to oxide traps [14]. Similar observations have been made in SiC MOSFETs [15]. In GaN MOSFETs, to date, PBTI and NBTI have been studied separately and it is not possible to assess whether they have a common mechanism that can be described by a single model.

In this paper, in search for a unified origin for PBTI and NBTI in GaN MOSFETs, we have carried out a study that spans positive and negative moderate gate stress voltages, different lengths of stress times, and different temperatures. This paper clearly reveals a common theme for both mechanisms that we attribute to electron trapping and detrapping from preexisting traps in the oxide.

## II. EXPERIMENT

The devices studied here are E-mode AlGaN/GaN recessedgate MOSFETs sketched in Fig. 1. The gate oxide consists of a  $SiO_2/Al_2O_3$  composite with  $Al_2O_3$  next to the GaN channel. The gate oxide EOT is 40 nm (both SiO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> layers are



Fig. 1. Schematic cross section of recessed-gate GaN MOSFET structure studied in this paper.



Fig. 2. Subthreshold and transconductance characteristics of a virgin GaN MOSFET in the linear regime ( $V_{\text{DS}} = 0.1$  V) used in this paper.  $V_T = 0.34$  V, S = 148 mV/decade, and  $g_{m,\text{max}} = 0.91$  mS/mm.

relatively thick). The channel width/length is 100/1  $\mu$ m. Fig. 2 shows the subthreshold and transconductance characteristics of a virgin device in the linear regime ( $V_{\text{DS}} = 0.1$  V).

In this paper, we characterize the impact of prolonged moderate gate voltage stress on device behavior. We focus our interest on the stability of device figures of merit (FOMs), including  $V_T$  (defined at drain current  $I_D = 1 \ \mu A/mm$ ), maximum transconductance  $(g_{m,\max})$ , and linear subthreshold swing (S) (defined at drain current  $I_D = 0.1 \ \mu$ A/mm), all at  $V_{\rm DS} = 0.1$  V. We use a benign characterization scheme developed in our earlier studies [8], [9], where the characterization itself produces a minor change in the device characteristics in the scale of the electrically induced effects we are studying here (50 successive characterizations yield  $\Delta V_T$  < 10 mV and  $\Delta S < 15$  mV/decade, where we carry out  $g_m$  extractions,  $\Delta g_m < 0.02$  mS/mm). Here, all measurements of  $g_{m,\text{max}}$  for both PBTI and NBTI are carried out using  $I_D - V_{GS}$  sweeps that start from  $V_{\rm GS} = -0.5$  V and stop at  $V_T + 1.5$  V. We utilize a thermal detrapping (TD) step that was calibrated to completely reset the device between runs [8], [9].

A typical experiment starts with device "initialization" in which the devices are first flushed with microscope light for 5 min followed by TD (we use a single set of TD conditions throughout this paper). This step helps create a "stable" initial state for the device. On average, the change of device characteristics before and after initialization is  $\Delta V_T < 20$  mV and  $\Delta S < 30$  mV/decade. Following this, we carry out an initial characterization in which we extract the device FOMs, which serve as a reference for subsequent stress/recovery measurements.



Fig. 3. Time evolution of  $\Delta V_T$ ,  $\Delta g_{m,max}$ , and  $\Delta S$  for  $V_{GS,stress}$  from -5 to 5 V at RT. Left: stress phase. Right: recovery phase. Open symbols at the end of the recovery represent final values after TD.

In a typical experiment, there is a stress phase and a recovery phase, In the stress phase, a device is subjected to a constant dc gate bias ( $V_{GS,stress}$ ) with the source, drain, and substrate grounded. We periodically pause the stress and perform benign  $I_D - V_{GS}$  sweeps to track changes in the device FOMs. In these characterization periods, the first  $V_T$  measurement is obtained through an  $I_D - V_{GS}$  sweep about 1–2 s after the interruption of the stress. Following the stress phase, the device is allowed to recover for ~1000 s during which all terminals are grounded. Periodically, we monitor device recovery through benign  $I_D - V_{GS}$  sweeps. At the end of the stress/recovery segment, the device is reinitialized using TD and final characterization is performed to confirm complete device recovery.

#### **III. RESULTS**

# A. Gate Bias Stress at Room Temperature

Fig. 3 shows the time evolution of  $\Delta V_T$ ,  $\Delta g_{m,max}$ , and  $\Delta S$  under gate stress from -5 to 5 V (equivalent to oxide electric field of -1 to 1 MV/cm) at room temperature (RT) during stress and recovery. We use one device for the PBTI measurements and another device for the NBTI experiments.

For positive  $V_{\text{GS,stress}}$ ,  $\Delta V_T$  is positive and it increases with stress time and stress voltage. At the same time, we observe  $g_{m,\text{max}}$  degradation that is also accelerated by stress time and voltage. Both  $\Delta V_T$  and  $\Delta g_{m,\text{max}}$  completely recover after TD. Changes in S are minimal. The gate bias current



Fig. 4. Correlation between  $\Delta V_T$  and  $\Delta g_{m,max}$  throughout stress and recovery for all PBTI and NBTI experiments at RT. The universal relationship that is obtained suggests a common physical origin.

during stress also shows minimal change (not shown). These observations are consistent with our earlier study of PBTI in similar devices [8].

For negative gate stress, the picture is nearly completely symmetric.  $\Delta V_T$  is negative and its magnitude increases with stress time and the magnitude of stress voltage.  $\Delta g_{m,\text{max}}$  is positive and evolves in a similar way. Both  $\Delta V_T$  and  $\Delta g_{m,\text{max}}$ are fully recovered after TD.  $\Delta S$  is also minimal. All these observations are also consistent with our earlier NBTI work under moderate stress (labeled regime 1 in [9]). Note that for the highest stress voltages ( $V_{\text{GS,stress}} = -4$  and -5 V), a second regime of degradation causes a turnaround in the  $V_T$  evolution for long time. This was attributed in [9] to GaN substrate trapping and was labeled as regime 2. In this paper, we do not study this instability regime that prevails at higher negative gate voltages.

Fig. 4 shows the correlation of  $\Delta V_T$  and  $\Delta g_{m,\text{max}}$  throughout the stress and recovery phases for  $V_{\text{GS,stress}}$  from -5 to 5 V at RT. The two parameters are closely correlated across all experiments following a continuous, linear relationship with a nearly constant slope. This symmetrical continuum strongly suggests that NBTI and PBTI in GaN MOSFETs under moderate stress are the result of a common reversible mechanism.

# B. Impact of Temperature

We have also investigated the temperature dependence of  $\Delta V_T$  under moderate positive and negative gate bias stress. Figs. 5 and 6 show the time evolution of  $\Delta V_T$  and  $\Delta S$  during stress and recovery for  $V_{\text{GS,stress}} = 2$  and -2 V at different T values. For PBTI, there appears to be a fast trapping phenomenon for very short stress times. Since we are limited to studies beyond 1 s, we cannot ascertain that it is saturated by then. Following [10], nevertheless, we assume that this is the case. To eliminate this effect, we examine the rate of  $\Delta V_T$  change for  $V_{\text{GS,stress}} = 2$  V. We observe that  $\Delta V_T$  increases faster during stress as T increases, and  $V_T$  recovery is also sped up by temperature, especially at T = 20 °C and 40 °C. For  $V_{\text{GS,stress}} = -2$  V,  $\Delta V_T$  exhibits a stronger T dependence during stress but a weaker T dependence during recovery as compared with PBTI.  $\Delta S$  is minimal for both PBTI and NBTI.

Fig. 7 shows Arrhenius plots for PBTI/NBTI stress and recovery dynamics. For the stress phase, we extract stress time needed to reach a certain  $\Delta V_T$  at different *T* values ( $\Delta V_T =$ 0.06 V for PBTI and  $\Delta V_T = -0.018$  V for NBTI). NBTI



Fig. 5. Time evolution of  $\Delta V_T$  during stress (left) and recovery (right) at different T values, for  $V_{GS,stress} = 2$  and -2 V. Open symbols at the end of the recovery represent final  $\Delta V_T$  and  $\Delta S$  values after TD.



Fig. 6. Time evolution of  $\Delta S$  during stress (left) and recovery (right) at different *T* values, for  $V_{GS,stress} = 2$  and -2 V. Open symbols at the end of the recovery represent final  $\Delta V_T$  and  $\Delta S$  values after TD.

stress has a clear *T* dependence with apparent  $E_A = 0.37$  eV. PBTI shows time dispersion and does not have a clear *T* dependence. Nevertheless, we still show the Arrhenius plot as a reference. For recovery, we extract the recovery time needed for 50%  $\Delta V_T$  recovery. PBTI recovery again does not show a simple picture, while NBTI has a weak *T* dependence with apparent  $E_A = 0.056$  eV.

#### **IV.** DISCUSSION

This paper reveals a symmetrical continuum of  $V_T$  shift and recovery as a result of gate stress voltage from -5 to 5 V at RT.



Fig. 7. Arrhenius plot of (a) stress time needed for  $\Delta V_T$  to reach a fixed value during stress ( $\Delta V_T = 0.06$  V for PBTI and  $\Delta V_T = -0.018$  V for NBTI) and (b) recovery time needed for 50%  $\Delta V_T$  recovery.

 TABLE I

 SUMMARY OF EMPIRICAL FITTING TIME EXPONENT VALUES

|                             | P                            | BTI, R                                      | сT                     |                       |                  |
|-----------------------------|------------------------------|---------------------------------------------|------------------------|-----------------------|------------------|
| V <sub>GS,stress</sub> (V)  | 1                            | 2                                           | 3                      | 4                     | 5                |
| n                           | 0.16                         | 0.15                                        | 0.14                   | 0.18                  | 0.18             |
| NBTI, RT                    |                              |                                             |                        |                       |                  |
| V <sub>GS,stress</sub> (V)  | -1                           | -2                                          | -3                     | -4                    | -5               |
| n                           | 0.5                          | 0.45                                        | 0.40                   | 0.40                  | 0.46             |
| PBTI, $V_{GS,stress} = 2 V$ |                              |                                             |                        |                       |                  |
|                             |                              |                                             |                        |                       |                  |
| T (°C)                      | -40                          | -20                                         | 0                      | 20                    | 40               |
| T (°C)<br>n                 | -40<br>0.13                  | -20<br>0.13                                 | 0<br>0.13              | 20<br>0.17            | 40<br>0.18       |
| T (°C)<br>n<br>N            | -40<br>0.13<br>BTI, V        | -20<br>0.13                                 | 0 0.13 $ss = -2$       | 20<br>0.17<br>V       | 40<br>0.18       |
| T (°C)<br>n<br>N<br>T (°C)  | -40<br>0.13<br>BTI, V<br>-40 | -20<br>0.13<br>/ <sub>GS,stres</sub><br>-20 | 0 $0.13$ $ss = -2$ $0$ | 20<br>0.17<br>V<br>20 | 40<br>0.18<br>40 |

We postulate that the positive  $V_T$  shifts during stress for PBTI and during recovery for NBTI are due to electron trapping in preexisting oxide traps. Furthermore, the negative  $V_T$  shifts during PBTI recovery and NBTI stress are due to electron detrapping from the same oxide traps.

It is well known that border traps exist inside  $Al_2O_3$  gate dielectric close to the oxide–semiconductor interface in various MOS systems [16]–[18]. These border traps might be responsible for the reversible trapping/detrapping phenomena observed here. Because the trapping sites are close to the  $Al_2O_3$ –semiconductor interface, PBTI under moderate stress leads to channel mobility degradation through Coulomb scattering and a decrease in  $g_{m,max}$ , with the contrary taking place during electron detrapping for NBTI.

We have observed that  $\Delta V_T$  during stress follows a power law relationship with stress time and stress voltage. This is consistent with BTI observations in other GaN and Si technologies [11], [19], [20]. Following prior studies, we have modeled our results using the following relationship [11]:

$$\Delta V_T = A (V_{\text{GS,stress}} - V_{T0})^{\gamma} t_{\text{stress}}^n \tag{1}$$

where *n* is the time exponent,  $\gamma$  is the stress voltage exponent, and *A* is a constant.  $V_{T0}$  is the initial  $V_T$  of the device under test.



Fig. 8. Empirical fits for  $\Delta V_T$  evolution with stress time at RT, for  $V_{\text{GS,stress}}$  from -5 to 5 V (left), and at  $V_{\text{GS,stress}} = 2$  and -2 V, for T from -40 °C to 40 °C (right). Symbols: experimental data. Solid lines: empirical fitting results.



Fig. 9. Empirical fits for  $\Delta V_T$  evolution with stress voltage at RT, for positive  $V_{GS,stress}$  (left) and negative  $V_{GS,stress}$  (right) at various  $t_{stress}$  values. Symbols: experimental data. Solid lines: empirical fitting results.

Fig. 8 shows the time dependence of  $\Delta V_T$  during stress for  $V_{\text{GS,stress}} = -5$  to 5 V at RT, and for  $V_{\text{GS,stress}} = \pm 2$  V at various T values. n values used in the empirical fitting are summarized in Table I. At RT,  $n \sim 0.16$  for PBTI stress and  $n \sim 0.44$  for NBTI stress yield excellent fits to the entire data set, regardless of stress voltage. On the other hand, n increases with T ( $n \sim 0.13$  to 0.18) for PBTI and decreases with T for NBTI ( $n \sim 0.7$  to 0.5). Note that for NBTI at T = 40 °C,  $\Delta V_T$  shows a different behavior as stress time approaches 1000 s as a result of GaN substrate trapping [9]. n values extracted for PBTI are close to those reported in the literature for high-k dielectrics [10], [11], [19], [21], while n values for NBTI are larger than the values reported in Si devices [13], [22].

Fig. 9 shows the  $\Delta V_T$  dependence on gate stress overdrive at RT. Voltage-dependent exponents of  $\gamma \sim 0.33$  for PBTI and  $\gamma \sim 0.9$  for NBTI provide excellent fits for various  $t_{\text{stress}}$ values ( $\Delta V_T$  for NBTI at  $t_{\text{stress}}$  approaching 1000 s shows a different behavior as a result of GaN substrate trapping [9]). Overall, PBTI stress produces larger  $|\Delta V_T|$  than NBTI stress. This indicates that there are more oxide traps accessible under positive stress. The lower  $\gamma$  for PBTI is explained in the following.



Fig. 10. Energy band diagram of GaN MOSFETs in equilibrium and under PBTI/NBTI stress and recovery. Electron trapping and detrapping from a single unified band of defects inside the  $AI_2O_3$  barrier explains all results.

All these observations suggest a distribution of preexisting oxide traps in Al<sub>2</sub>O<sub>3</sub> that is clustered in a band that spans from below the Fermi level at the surface of the GaN channel at zero bias to above the edge of the GaN conduction band, as sketched in Fig. 10 (blue band). During PBTI stress, empty trap states become aligned with the conduction band of GaN and channel electrons tunnel into them (hence the low apparent  $E_A$ ). During PBTI recovery, trapped electrons tunnel back to the channel. During NBTI stress, the process is similar to PBTI recovery. Here, trapped electrons have to overcome an energy barrier before they can be emitted into the GaN conduction band, hence the larger observed apparent  $E_A$  (Fig. 7). During NBTI recovery, the mechanism is similar to that of PBTI stress, i.e., trap states available in the oxide and channel electrons tunnel into them (again, consistent with the low apparent  $E_A$ ).

Because  $\gamma$  indicates how fast the number of accessible trapping/detrapping states changes with stress voltage [11], [19], the larger value of  $\gamma$  under NBTI stress, as compared with PBTI stress, arises from a density of trapping sites in the oxide that sharply increases for lower energies. The weak voltage acceleration of PBTI reflects a broad distribution of empty traps in the oxide above the channel Fermi level.

We eliminate the possibility of hole trapping under NBTI. This is because with a threshold voltage close to 0 V and given the large bandgap of GaN, at the moderate bias used in this paper, the hole supply is very limited.

Recently, the nonradioactive multiphonon process has been used to explain the relatively large activation energy found in Si BTI especially for the hole trapping/detrapping process [23]. In our case, even though we have also observed a temperature dependence for NBTI, the apparent activation energy is very small and an electronic-only picture provides a satisfactory explanation.

To gain further insight into BTI recovery, we stressed devices with  $V_{\text{GS,stress}} = \pm 2$  V at RT for different stress times and traced the  $\Delta V_T$  recovery as a function of time (Fig. 11). The starting data points represent  $\Delta V_T$  values recorded right after the removal of stress. To model these recovery data, we used the well-studied universal recovery



Fig. 11. Time evolution of  $\Delta V_T$  recovery after PBTI (left) and NBTI (right) stress experiments at RT ( $V_{GS,stress} = \pm 2 V$ ) with different  $t_{stress}$  values.



Fig. 12. Time evolution of  $\Delta V_T$  recovery after PBTI (left) and NBTI (right) stress experiments at RT ( $V_{GS,stress} = \pm 2$  V) with different  $t_{stress}$  values. Symbols: experimental values. Lines: model fitting results.

function [11], [24]

$$\Delta V_T(t_{\text{stress}}, t_{\text{rec}}) = \Delta V_T(t_{\text{stress}}, t_{\text{rec}} = 0) \times r(\xi)$$
(2)

with

$$r(\xi) = \frac{1}{1 + B\xi^{\beta}} \tag{3}$$

where  $t_{\text{stress}}$  is the stress time,  $t_{\text{rec}}$  is the recovery time,  $\xi = t_{\text{rec}}/t_{\text{stress}}$  is the normalized recovery time, *B* is a prefactor, and  $\beta$  is a dispersion parameter. The model in (2) and (3) assumes no permanent degradation, which is the case in our experiments.

All recovery traces are fit with the model of (2) and (3) under the constraint that a single set of *B* and  $\beta$  values are used for all PBTI traces and NBTI traces, separately. Fig. 12 shows the model fitting result of the PBTI/NBTI recovery time function. Both PBTI and NBTI show a relatively well matched time evolution. *B* = 3.2 and  $\beta$  = 0.6 (PBTI) and *B* = 3 and  $\beta$  = 0.5 (NBTI) provide a good fit for all recovery data with different *t*<sub>stress</sub> values. *B* values extracted here are close to those reported in the literature for GaN MIS-HEMT PBTI [11].

Fig. 13 compares the universal recovery function of PBTI versus NBTI. We observe a very similar relaxation behavior for positive and negative gate stress at RT. This suggests that both recovery processes reflect relaxation in a dispersive system. The slightly delayed relaxation after PBTI stress, with respect to NBTI relaxation, reflects the small energy barrier that electrons need to overcome during PBTI relaxation. This is not present during NBTI relaxation. These results are again



Fig. 13. PBTI and NBTI universal recovery function reveals similar recovery mechanism at RT.

consistent with our hypothesis of the same defect band being responsible for both mechanisms.

## V. CONCLUSION

We have studied BTI in GaN MOSFETs under benign gate bias stress.  $V_T$  shift shows a symmetric continuum when  $V_{GS,stress}$  is increased from -5 to 5 V at RT, and the shift is recoverable. Our findings suggest that electron trapping/detrapping in/from the same preexisting oxide traps is responsible for the observed  $V_T$  instability under benign gate bias stress.

#### REFERENCES

- B. J. Baliga, "Gallium nitride devices for power electronic applications," Semicond. Sci. Technol., vol. 28, no. 7, p. 74011, Jul. 2013.
- [2] S. Yagi et al., "High breakdown voltage AlGaN/GaN MIS-HEMT with SiN and TiO<sub>2</sub> gate insulator," *Solid-State Electron.*, vol. 50, no. 6, pp. 1057–1061, Jun. 2006.
- [3] Z. Tang et al., "600-V normally off SiN<sub>x</sub>/AlGaN/GaN MIS-HEMT with large gate swing and low current collapse," *IEEE Electron Device Lett.*, vol. 34, no. 11, pp. 1373–1375, Nov. 2013.
- [4] T. Imada, M. Kanamura, and T. Kikkawa, "Enhancement-mode GaN MIS-HEMTs for power supplies," in *Proc. Int. Power Electron. Conf. (ECCE ASIA)*, Jun. 2010, pp. 1027–1033.
- [5] Y. Lu, S. Yang, Q. Jiang, Z. Tang, B. Li, and K. J. Chen, "Characterization of V<sub>T</sub>-instability in enhancement-mode Al<sub>2</sub>O<sub>3</sub>-AlGaN/GaN MIS-HEMTs," *Phys. Status Solidi*, vol. 10, no. 11, pp. 1397–1400, Nov. 2013.
- [6] T.-F. Chang et al., "Threshold voltage instability in AlGaN/GaN HEMTs," in Proc. IEEE 11th Int. Conf. Power Electron. Drive Syst., Jun. 2015, pp. 681–683.
- [7] P. Lagger, M. Reiner, D. Pogany, and C. Ostermaier, "Comprehensive study of the complex dynamics of forward bias-induced threshold voltage drifts in GaN based MIS-HEMTs by stress/recovery experiments," *IEEE Trans. Electron Devices*, vol. 61, no. 4, pp. 1022–1030, Apr. 2014.
- [8] A. Guo and J. A. del Alamo, "Positive-bias temperature instability (PBTI) of GaN MOSFETs," in *Proc. IEEE Int. Rel. Phys. Symp.*, Apr. 2015, pp. 6C.5.1–6C.5.7.
- [9] A. Guo and J. A. del Alamo, "Negative-bias temperature instability of GaN MOSFETs," in *Proc. IEEE Int. Rel. Phys. Symp.*, Apr. 2016, pp. 4A.1.1–4A.1.6.
- [10] S. Deora *et al.*, "Positive bias instability in gate-first and gate-last InGaAs channel n-MOSFETs," in *Proc. IEEE Int. Rel. Phys. Symp.*, Jun. 2014, pp. 3C.5.1–3C.5.4.
- [11] T.-L. Wu et al., "Toward understanding positive bias temperature instability in fully recessed-gate GaN MISFETs," *IEEE Trans. Electron Devices*, vol. 63, no. 5, pp. 1853–1860, May 2016.
- [12] M. Meneghini *et al.*, "Negative bias-induced threshold voltage instability in GaN-on-Si power HEMTs," *IEEE Electron Device Lett.*, vol. 37, no. 4, pp. 474–477, Apr. 2016.

- [13] D. K. Schroder, "Negative bias temperature instability: What do we understand?" *Microelectron. Rel.*, vol. 47, no. 6, pp. 841–852, Jun. 2007.
- [14] A. J. Lelis, H. E. Boesch, T. R. Oldham, and F. B. McLean, "Reversibility of trapped hole annealing," *IEEE Trans. Nucl. Sci.*, vol. 35, no. 6, pp. 1186–1191, Dec. 1988.
- [15] A. J. Lelis *et al.*, "Time dependence of bias-stress-induced SiC MOSFET threshold-voltage instability measurements," *IEEE Trans. Electron Devices*, vol. 55, no. 8, pp. 1835–1840, Aug. 2008.
- [16] S. Jakschik, A. Avellan, U. Schroeder, and J. W. Bartha, "Influence of Al<sub>2</sub>O<sub>3</sub> dielectrics on the trap-depth profiles in MOS devices investigated by the charge-pumping method," *IEEE Trans. Electron Devices*, vol. 51, no. 12, pp. 2252–2255, Dec. 2004.
- [17] S. Johansson, M. Berg, K.-M. Persson, and E. Lind, "A high-frequency transconductance method for characterization of high-κ border traps in III-V MOSFETs," *IEEE Trans. Electron Devices*, vol. 60, no. 2, pp. 776–781, Feb. 2013.
- [18] S. Liu et al., "Interface/border trap characterization of Al<sub>2</sub>O<sub>3</sub>/AlN/GaN metal-oxide-semiconductor structures with an AlN interfacial layer," *Appl. Phys. Lett.*, vol. 106, no. 5, p. 051605, Feb. 2015.
- [19] J. Franco et al., "Suitability of high-k gate oxides for III–V devices: A PBTI study in In<sub>0.53</sub>Ga<sub>0.47</sub>As devices with Al<sub>2</sub>O<sub>3</sub>," in *Proc. IEEE Int. Rel. Phys. Symp.*, Jun. 2014, pp. 6A.2.1–6A.2.6.
- [20] M. Cho et al., "Insight into N/PBTI mechanisms in sub-1-nm-EOT devices," *IEEE Trans. Electron Devices*, vol. 59, no. 8, pp. 2042–2048, Aug. 2012.
- [21] G. Jiao, C. Yao, Y. Xuan, D. Huang, P. D. Ye, and M.-F. Li, "Experimental investigation of border trap generation in InGaAs nMOSFETs with Al<sub>2</sub>O<sub>3</sub> gate dielectric under PBTI stress," *IEEE Trans. Electron Devices*, vol. 59, no. 6, pp. 1661–1667, Jun. 2012.
- [22] J. H. Stathis and S. Zafar, "The negative bias temperature instability in MOS devices: A review," *Microelectron. Reliab.*, vol. 46, nos. 2–4, pp. 270–286, Feb./Apr. 2006.
- [23] T. Grasser *et al.*, "The paradigm shift in understanding the bias temperature instability: From reaction-diffusion to switching oxide traps," *IEEE Trans. Electron Devices*, vol. 58, no. 11, pp. 3652–3666, Nov. 2011.
- [24] T. Grasser, W. Gos, V. Sverdlov, and B. Kaczer, "The universality of NBTI relaxation and its implications for modeling and characterization," in *Proc. Annu. IEEE Rel. Phys. Symp.*, Apr. 2007, pp. 268–280.



Alex Guo received the Ph.D. degree in electrical engineering and computer science from the Massachusetts Institute of Technology (MIT), Cambridge, MA, USA, in 2016.

She is currently a Post-Doctoral Researcher with Microsystems Technology Laboratories, MIT. Her current research interests include bias-temperature instabilities and other reliability issues in GaN power electronics.



Jesús A. del Alamo (F'06) received the Ph.D. degree from Stanford University, Stanford, CA, USA.

He is currently the Director of Microsystems Technology Laboratories, a Donner Professor, and a Professor of Electrical Engineering with the Massachusetts Institute of Technology, Cambridge, MA, USA.

His current research interests include the physics, technology, modeling, and reliability of new III–V and III-N FETs for future logic, ower switching applications

communications, and power switching applications.